





## **Computers Fundamentals**

Subject 4. Sequencial Circuits

## Aims and objectives



- The study of basic sequential circuits
- The concept of timing diagram
- Basic operation of bistables: flip-flops and latches



#### **Outline**



#### 1. Introduction

- Sequential circuits definition
- Clock
- timing diagram
- logical symbols

#### 2. Bistables

- Latches (asynchronous) and Flip-Flops (synchronous)
- D flip-flop
- J-K Flip-flop
- Flip-flops with asynchronous inputs
- T Flip-flop



## **FCO**

## 3. Basic sequential blocks

- Storage registers
- Memory Bank
- Shift registers
- Counters





- Sequential circuits are divided into two main types:
  - Synchronous and asynchronous (Their classification depends on the timing of their signals)
- Synchronous sequential circuits change their states and output values at discrete instants of time, which are specified by the rising and falling edge of a free-running clock signal



 In Asynchronous sequential circuits, the transition from one state to another is initiated by the change in the primary inputs; there is no external synchronization.



- Sequential Circuits:
  - The circuit outputs at the current instant S(t) depends not only on the present value of the circuit inputs E(t), but also on its "memory" or "stored state" Q(t)
  - Are formed by
    - A combinational block
    - · A block of memory elements to store the state Q
    - A clock input used to change the internal state of the circuit





- A bistable circuit has two stable states 'high' and 'low'. It can be switched
  from one stable state to another other stable by applying a signal—level or a
  trigger pulse.
- Clock signal is used to synchronize the time at which bistable circuits switch from one state to other (memory-elements store the state of the circuit)





- Timing diagram: Representation of the temporal evolution of the inputs and outputs of a circuit.
  - The undefined-value is shown shaded





- Logical Symbols
  - Inputs y Outputs











**Bistables** 

 Bistable: Sequential circuit with two stable states (0 and 1). It can be switched from one stable state to another other stable by applying a signal– level or a trigger pulse.

Doing that the information re-circulates indefinitely allowing us to store a bit in a circuit





## **Asynchronous bistables: Latches**

**FCO** 

How to change the state of the bistable? Latch SR



## Latch S-R

• Analysis: Q(t+1) = R + Q(t) y / Q(t+1) = S + Q(t)

|    | S | R | Q(t) | /Q(t) | Q(t+1) | /Q(t+1) |                 | Q(t+1)           | /Q(t+1)        |
|----|---|---|------|-------|--------|---------|-----------------|------------------|----------------|
| 0  | 0 | 0 | 0    | 0     | 1      | 1       | → 3 (Oscillate) |                  |                |
| 1  | 0 | 0 | 0    | 1     | 0      | 1       | → 1 (Stable)    | Q(t)             | /O(t)          |
| 2  | 0 | 0 | 1    | 0     | 1      | 0       | → 2 (Stable)    | \(\mathbb{(\pi)} | /\((\lambda)\) |
| 3  | 0 | 0 | 1    | 1     | 0      | 0       | → 0 (Oscillate) |                  |                |
| 4  | 0 | 1 | 0    | 0     | 0      | 1       | <b>→</b> 5      |                  |                |
| 5  | 0 | 1 | 0    | 1     | 0      | 1       | → 5 (Stable)    | 0                | 1              |
| 6  | 0 | 1 | 1    | 0     | 0      | 0       | <b>→</b> 4      |                  | I              |
| 7  | 0 | 1 | 1    | 1     | 0      | 0       | <b>→</b> 4      |                  |                |
| 8  | 1 | 0 | 0    | 0     | 1      | 0       | <b>→</b> 10     |                  |                |
| 9  | 1 | 0 | 0    | 1     | 0      | 0       | → 8             | 1                | $\cap$         |
| 10 | 1 | 0 | 1    | 0     | 1      | 0       | → 10 (Stable)   | '                | U              |
| 11 | 1 | 0 | 1    | 1     | 0      | 0       | → 8             |                  |                |
| 12 | 1 | 1 | 0    | 0     | 0      | 0       | → 12 (Stable)   |                  |                |
| 13 | 1 | 1 | 0    | 1     | 0      | 0       | <b>→</b> 12     | O*               | <b>0</b> *     |
| 14 | 1 | 1 | 1    | 0     | 0      | 0       | <b>→</b> 12     |                  | U              |
| 15 | 1 | 1 | 1    | 1     | 0      | 0       | <b>→</b> 12     |                  |                |

## **Asynchronous Bistables: SR-NOR-Latch**





Symbol 1



Truth table \* =undesirable situation

| S | R | Q(t) | Q(t+1) | /Q(t+1) |
|---|---|------|--------|---------|
| 0 | 0 | 0    | 0      | 1       |
| 0 | 0 | 1    | 1      | 0       |
| 0 | 1 | 0    | 0      | 1       |
| 0 | 1 | 1    | 0      | 1       |
| 1 | 0 | 0    | 1      | 0       |
| 1 | 0 | 1    | 1      | 0       |
| 1 | 1 | 0    | 0*     | 0*      |
| 1 | 1 | 1    | 0*     | 0*      |

**Logic Diagram** 



Reduced truth table \* =undesirable situation

| S | R | Q(t+1) | /Q(t+1) |
|---|---|--------|---------|
| 0 | 0 | Q(t)   | /Q(t)   |
| 0 | 1 | 0      | 1       |
| 1 | 0 | 1      | 0       |
| 1 | 1 | 0*     | 0*      |



# **Asynchronous Bistables**



 The timing diagram is used to determine the temporal evolution of the state when their inputs change





# **Asynchronous Bistables: D Latch**

**FCO** 

Used to implement memory elements, whose purpose is to store one bit of information

# **Symbol**



## Truth table

| C | D | Q(t+1) | /Q(t+1) |
|---|---|--------|---------|
| 0 |   |        | /Q(t)   |
| 1 | 1 | 1      | 0       |
| 1 | 0 | 0      | 1       |



# **Asynchronous Bistables: D Latch**

**FCO** 

 We can build a D Latch from a SR Latch.

| C | D | Q(t+1) | /Q(t+1) | R | S |
|---|---|--------|---------|---|---|
| 0 |   |        | /Q(t)   | 0 | 0 |
| 1 | 1 | 1      | 0       | 0 | 1 |
| 1 | 0 | 0      | 1       | 1 | 0 |

- The state is maintained when C = 0 (R = S = 0)
- Q(t+1)=1 if C=1 and D=1 (R=0 y S=1)
- Q(t+1)=0 if C=1 and D=0 (R=1 y S=0)

One possible implementation of the D Latch:





Another possible implementation of the D Latch:





# Synchronous Bistables: D Flip-Flop

**FCO** 

- A pair of synchronous-bistables can be used to implement an edge-triggered bistable
- The configuration is known as master / slave





# D Flip-Flop falling-edge triggered





# D Flip-Flop falling-edge triggered

## **FCO**

- Note:
  - Qm Signal changes when CLK = 1, following the evolution of the input D.
  - Q output only changes with the falling-edges of CLK-signal





#### **Truth table**

| CLK      | D | Q(t+1) | /Q(t+1) |
|----------|---|--------|---------|
| 0        | X | Q(t)   | /Q(t)   |
| 1        | X | Q(t)   | /Q(t)   |
| <b>1</b> | 1 | 1      | 0       |
| <b>1</b> | 0 | 0      | 1       |



- D Flip-Flop with asynchronous inputs for clear and reset operations
  - /CLEAR
  - /PRESET
- Asynchronous inputs have more priority than clock—input





**DLATCH** 



- /CLEAR=/PRESET=1  $\Rightarrow$  Q = Q', /Q = /Q'
- /CLEAR=0,/PRESET=1  $\Rightarrow$  Q = 0, /Q' = 1, /Q = 1
- /CLEAR=1,/PRESET=0  $\Rightarrow$  /Q = 0, Q' = 1, Q = 1
- /CLEAR=0,/PRESET=0  $\Rightarrow$  Q=/Q=0\*, Q'=/Q'=1\*



# D Latch with asynchronous inputs

**FCO** 

Truth table

| /PR | /CL | С | D | Q(t+1) | /Q(t+1) |
|-----|-----|---|---|--------|---------|
| 0   | 1   | X | X | 1      | 0       |
| 1   | 0   | X | X | 0      | 1       |
| 0   | 0   | X | X | 0*     | 0*      |
| 1   | 1   | 1 | 1 | 1      | 0       |
| 1   | 1   | 1 | 0 | 0      | 1       |
| 1   | 1   | 0 | X | Q(t)   | /Q(t)   |



D Latch FCO





## **Commertial IC 74175**

- Integrated circuit 74175
- 4 flip-flops rising-edge triggered with asynchronous inputs for set and reset



#### **Function Table**

(Each Flip-Flop)

|       | Inputs | Outputs |       |                  |
|-------|--------|---------|-------|------------------|
| Clear | Clock  | D       | Q     | Q†               |
| L     | X      | X       | L     | Н                |
| Н     | 1      | Н       | Н     | L                |
| Н     | 1      | L       | L     | Н                |
| Н     | L      | X       | $Q_0$ | $\overline{Q}_0$ |





H = HIGH Level (steady state) L = LOW Level (steady state) X = Don't Care 1 = Transition from LOW-to-HIGH level Q<sub>0</sub> = The level of Q before the indicated steady-state input conditions were established

- The SR latch has problems when inputs S and R are activated at the same time
- Solution: design a flip-flop to avoid that problem. The behavior should be as follows
  - Input J (Set operation); when activated and there is a rising edge on CLK Q(t+1) = 1
  - Input K (Reset opertation); When activated and there is a rising edge on CLK Q(t+1) = 0
  - When inputs J and K are not activated the state must be maintained: Q(t+1) = Q(t)
  - When inputs J and K are activated and there is a rising edge on CLK (Toggle Op.): Q(t+1) = /Q(t)

| CLK      | J | K | Q(t+1) | /Q(t+1) |
|----------|---|---|--------|---------|
| 0        | X | X | Q(t)   | /Q(t)   |
| 1        | X | X | Q(t)   | /Q(t)   |
| <b>↑</b> | 0 | 0 | Q(t)   | /Q(t)   |
| <b>↑</b> | 0 | 1 | 0      | 1       |
| <b>↑</b> | 1 | 0 | 1      | 0       |
| <b>↑</b> | 1 | 1 | /Q(t)  | Q(t)    |

**Truth table** 



Logic diagram



T Flip-flop

**FCO** 

- It has two inputs: T-input (toggle) and clock-input
- Memory (if T=0) or Toggle (if T=1) each time there is a clock-edge (in this case rising-edge)
- It is not commercialized, but it can be implemented from a D-Flip-Flop or from a JK Flip-flop

#### **Symbol**



#### Thruth table



Logic diagram



It is possible to build a T flip-flop falling-edge triggered in a similar way









## **Computers Fundamentals**

Subject 4. Sequencial Circuits